系统工程与电子技术

• 电子技术 • 上一篇    下一篇

基于FPGA的高性能D类功放控制器#br# 设计与实现

樊养余,于泽琦,袁永金,吕国云     

  1. 西北工业大学电子信息学院, 陕西 西安 710129
  • 出版日期:2014-04-24 发布日期:2010-01-03

Design and implementation of a high performance class D #br# power amplifier controller based on FPGA

FAN Yang-yu,YU Ze-qi,YUAN Yong-jin,Lü Guo-yun   

  1. School of Electronics and Information, Northwestern Polytechnical University, Xi’an 710129, China
  • Online:2014-04-24 Published:2010-01-03

摘要:

针对高性能音频D类功放系统,基于现场可编程门阵列(field programmable gate array,FPGA)设计,实现了一个双声道均匀脉冲宽度调制(uniform pulse width modulation,UPWM)型D类功放控制器。该控制器使用由相同子滤波器抽头级联构成的半带滤波器并时分复用乘法器,以降低可配置插值滤波器的硬件资源消耗,利用sigma-delta调制器的高开环增益,通过构造一个基于查找表的误差校正模块,以较小的硬件代价来预校正控制器使用UPWM技术在信号带宽内所带来的非线性失真。测试结果表明该控制器输出信噪比可达114 dB,互调失真仅为-97 dB。

Abstract:

Based on the field programmable gate array (FPGA), a 2-channel uniform pulse width modulation (UPWM) controller for high performance class D audio power amplifier systems is designed and implemented. To reduce the consumption of hardware resources, half-band filters, designed as a tapped cascaded interconnection of identical sub-filters, and time division multiplexing for multiplier are employed in the configurable interpolation filter. A look-up table error correction module with low hardware requirements, taking advantage of the high open loop gain of the sigma-delta modulator, is implemented to pre-correct the UPWM nonlinear distortion in baseband. The test results indicate that the controller achieves 114 dB signal-to-noise ratio and -97 dB intermodulation distortion.