Journal of Systems Engineering and Electronics ›› 2011, Vol. 33 ›› Issue (6): 1425-1428.doi: 10.3969/j.issn.1001-506X.2011.06.44
Previous Articles Next Articles
LONG Ting, WANG Hou-jun, LONG Bing
Online:
Published:
Abstract:
In some methods of test generation, an analog device under test (DUT) is treated as a discrete time digital system by placing it between a digital-to-analog converter (DAC) and an analog-to-digital converter (ADC). In this way the test patterns and responses can be performed and analyzed in the digital domain. A test generation algorithm based on the support vector machine (SVM) is proposed, and SVM is used for classification. This method uses the test patterns derived from the test generation algorithm as input stimuli, and the samples output responses of the analog DUT are applied for fault detection. In order to reduce the computational cost, this paper uses non-equidistant sampling to compress the impulse-response sample vectors. It ensures the efficiency of test generation when reducing the dimension of the sample space.
LONG Ting, WANG Hou-jun, LONG Bing. Improved analogue test generation algorithm based on SVM[J]. Journal of Systems Engineering and Electronics, 2011, 33(6): 1425-1428.
0 / / Recommend
Add to citation manager EndNote|Reference Manager|ProCite|BibTeX|RefWorks
URL: https://www.sys-ele.com/EN/10.3969/j.issn.1001-506X.2011.06.44
https://www.sys-ele.com/EN/Y2011/V33/I6/1425